## TSPi Plan Summary - Form SUMP

| Name                                                                                   | นางสาวปรีชญา ชูศรีทอง (PM) | D                 | ate               | 04 ก.ย. 2564        |
|----------------------------------------------------------------------------------------|----------------------------|-------------------|-------------------|---------------------|
|                                                                                        | นางสาววรรัตน์ กะเสริม (QM) |                   |                   |                     |
| Team                                                                                   | 4                          | In                | structor          | อ.อภิสิทธิ์ แสงใส   |
| Part/Level                                                                             | System                     | C <sub>'</sub>    | ycle              | 1                   |
| Product Size                                                                           |                            |                   | an                | Actual              |
| Requirements pa                                                                        | ges (SRS)                  |                   |                   | 230                 |
| เอกกสารการประชุม                                                                       |                            | 3                 | 9                 | 48                  |
| High-level design pages (SDS) Base LOC (B) (measured) Deleted LOC (D) Modified LOC (M) |                            | 3                 | 0                 | 30                  |
|                                                                                        |                            | 0                 |                   | 0                   |
|                                                                                        |                            | 0                 |                   | 0                   |
|                                                                                        |                            | (Estimated)       |                   | (Counted)           |
|                                                                                        |                            | (Estimated)       |                   | (Counted)           |
| Added LOC (A                                                                           | )                          | 0                 |                   | 8,991               |
|                                                                                        |                            | (N-M)             |                   | (T-B+D-R)           |
| Reused LOC (R)                                                                         |                            | (Estimated)       |                   | (Counted)           |
| Total New & Ch                                                                         | anged LOC (N)              | 0                 |                   | 0                   |
| T . 11 OC (T)                                                                          |                            | (Estimated)       |                   | (A+M)               |
| Total LOC (T)                                                                          |                            | 0<br>(N+B-M-D+R)  |                   | 8,991<br>(Measured) |
| Total New Reuse LOC                                                                    |                            | 0                 |                   | 0                   |
| Estimated Object                                                                       | t LOC (E)                  |                   |                   |                     |
| Upper Prediction                                                                       | Interval (70%)             |                   |                   |                     |
| Lower Prediction                                                                       |                            |                   |                   |                     |
| Time in Phase (hours)                                                                  |                            | Plan              | Actual            | Actual %            |
| Management and miscellaneous                                                           |                            | 12                | 4                 | 33.33               |
| Launch and stra                                                                        | itegy                      | 10                | ไม่ทราบข้อมูล<br> | <br>ไม่ทราบข้อมูล   |
| Planning                                                                               |                            | 40                | 66                | 165                 |
| Requirements                                                                           |                            | <u>82</u><br>20   | 40                | 48.8                |
| Test plan                                                                              |                            |                   | 15.1              | ไม่ทราบข้อมูล       |
| Requirements re                                                                        |                            | <u>20</u><br>100  | 15.1<br>48        | 75.5<br>48          |
| High-level design                                                                      |                            | 100               | 7                 | 70                  |
| High-level design review Implementation planning                                       |                            | 103               | 84                | 81.55               |
| Code                                                                                   |                            | 277               | 203.6             | 73.5                |
| Code review                                                                            |                            | 52                | 41.3              | 79.42               |
| Compile                                                                                |                            | <br>ไม่ทราบข้อมูล | <br>ไม่ทราบข้อมูล | <br>ไม่ทราบข้อมูล   |
| Unit test                                                                              |                            | 18.5              | 16.2              | 87.57               |
| Build and integ                                                                        | ration                     | 55.5              | 37.8              | 68.11               |
| System test                                                                            |                            | 30                | -                 | <br>ไม่ทราบข้อมูล   |
| Documentation                                                                          |                            | 226.8             | 263.3             | 116.1               |
| Postmortem                                                                             |                            | 100               | -                 | <br>ไม่ทราบข้อมูล   |
| Total                                                                                  |                            | 1056.8            | 826.3             | 78.2                |
| Total Time UPI                                                                         | (70%)                      |                   |                   |                     |
|                                                                                        |                            |                   |                   |                     |

## TSPi Plan Summary - Form SUMP (continued)

| Name                       | นางสาวปรีชญา ชูศรีทอง (PM)      |      | Date       | 04 ก.ย. 2564      |
|----------------------------|---------------------------------|------|------------|-------------------|
|                            | ้<br>นางสาววรรัตน์ กะเสริม (QM) |      |            |                   |
| Team                       | 4                               |      | Instructor | อ.อภิสิทธิ์ แสงใส |
| Part/Level                 | System                          |      | Cycle      | 1                 |
| <b>Defects Injected</b>    |                                 | Plan | Actual     | Actual %          |
| Strategy and Planning      |                                 | 6    | 0          | 0                 |
| Requirements               |                                 | 0    | 0          | 0                 |
| System test plan           |                                 | 0    | 0          | 0                 |
| Requirements inspection    |                                 | 0    | 0          | 0                 |
| High-level design          |                                 | 0    | 0          | 0                 |
| Integration test plan      |                                 | 0    | 0          | 0                 |
| High-level desi            | gn inspection                   | 0    | 0          | 0                 |
| Detailed design            | 1                               | 0    | 3          | 0                 |
| Detailed design            | ı review                        | 15   | 0          | 0                 |
| Test developme             | ent                             | 0    | 0          | 0                 |
| Detailed design inspection |                                 | 0    | 0          | 0                 |
| Code                       | -                               | 15   | 98         | 653.33            |
| Code review                |                                 | 9    | 0          | 0                 |
| Compile                    |                                 | 1    | 2          | 200               |
| Code inspection            |                                 | 0    | 0          | 0                 |
| Unit Test                  |                                 | 0    | 0          | 0                 |
| Build and integration      |                                 | 0    | 0          | 0                 |
| System test                |                                 | 0    | 0          | 0                 |
| Total Develop              | oment                           | 46   | 103        |                   |
| Defects Removed            |                                 | Plan | Actual     | Actual %          |
| Strategy and Pl            | anning                          | 0    | 0          | 0                 |
| Requirements               |                                 | 0    | 0          | 0                 |
| System test plan           |                                 | 0    | 0          | 0                 |
| Requirements inspection    |                                 | 0    | 0          | 0                 |
| High-level design          |                                 | 0    | 0          | 0                 |
| Integration test plan      |                                 | 0    | 0          | 0                 |
| High-level desi            |                                 | 0    | 0          | 0                 |
| Detailed design            |                                 | 0    | 0          | 0                 |
| Detailed design review     |                                 | 0    | 0          | 0                 |
| Test development           |                                 | 6    | 11         | 183.33            |
| Detailed design inspection |                                 | 0    | 0          | 0                 |
| Code                       |                                 | 2    | 3          | 150               |
| Code review                |                                 | 10   | 0          | 0                 |
| Compile                    |                                 | 69   | 117        | 169               |
| Code inspection            |                                 | 0    | 0          | 0                 |
| Unit Test                  |                                 | 0    | 0          | 0                 |
| Build and integration      |                                 | 0    | 0          | 0                 |
| System test                |                                 | 0    | 0          | 0                 |
| Total Develop              | oment                           | 79   | 128        | <u> </u>          |
| = 2 · 220P                 |                                 |      | _ ====     | <del>-</del>      |

## TSPi Plan Summary Instructions - Form SUMP

| Purpose             | - This form holds plan and actual data for program parts or assemblies.                                                                              |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| General             |                                                                                                                                                      |
| General             | - An assembly could be a system with multiple products, a product with multiple components, or a component with multiple modules.                    |
|                     |                                                                                                                                                      |
|                     | <ul> <li>A part could be a module, component, or product.</li> <li>Note: the lowest-level parts or modules typically have no system-level</li> </ul> |
|                     | data, such as requirements, high-level design, or system test.                                                                                       |
| II. 4 DOD'D I       |                                                                                                                                                      |
| Using the TSPi Tool | When using the TSPi tool, the plan values are automatically generated.                                                                               |
|                     | - The time and size data are computed from the TASK and SUMS forms.                                                                                  |
|                     | - The defect values are automatically generated during the quality planning process (SUMQ).                                                          |
|                     | The actual values are also automatically generated by the TSPi tool.                                                                                 |
|                     | - Time and size values come from the LOGT, TASK, and SUMS forms.                                                                                     |
|                     | - Defect data come from the LOGD forms.                                                                                                              |
|                     | When not using the TSPi tool, follow the instructions below.                                                                                         |
| Header              |                                                                                                                                                      |
| Header              | <ul> <li>Enter your name, date, team name, and instructor's name.</li> <li>Name the part or assembly and its level.</li> </ul>                       |
|                     | - Enter the cycle number.                                                                                                                            |
| Columna             |                                                                                                                                                      |
| Columns             | - Plan: This column holds the part or assembly plan data.                                                                                            |
|                     | - Actual: For assemblies, this column holds the sum of the actual data for                                                                           |
|                     | the parts of the assembly (at the lowest level, the modules).                                                                                        |
| Product Size        | - For text and designs, enter only the new and changed size data.                                                                                    |
|                     | - For program parts or assemblies, enter all the indicated LOC data.                                                                                 |
|                     | - Obtain the data from the SUMS form.                                                                                                                |
| Time in Phase       | - Enter estimated and actual time by phase.                                                                                                          |
|                     | - For parts, obtain these data from the TASK forms for those parts.                                                                                  |
|                     | - For assemblies, obtain the part-level time data from the totals on the                                                                             |
|                     | SUMT form and the assembly-level data from the assembly-level TASK                                                                                   |
|                     | form.                                                                                                                                                |
|                     | - For example, HLD time would come from the assembly TASK form                                                                                       |
|                     | while total part unit test time would come from the SUMT form.                                                                                       |
|                     | - Actual %: Enter the percent of the actual development time by phase.                                                                               |
| Defects Injected    | - Enter estimated and actual defects injected by phase.                                                                                              |
|                     | - Enter the defect estimates while producing the quality plan.                                                                                       |
|                     | - For parts, obtain actual data from the LOGD forms for those parts.                                                                                 |
|                     | - For assemblies, get part-level defect data from the totals of the SUMDI                                                                            |
|                     | form and assembly-level data from the assembly LOGD form.                                                                                            |
|                     | - For example, HLD defects would come from the assembly LOGD form                                                                                    |
|                     | while the total part coding defects would come from the SUMDI form.                                                                                  |
| Defeate Decreased   | - Actual %: Enter the percent of the actual defects injected by phase.                                                                               |
| Defects Removed     | - Enter estimated and actual defects removed by phase.                                                                                               |
|                     | - Enter the defect estimates while producing the quality plan.                                                                                       |
|                     | - For parts, obtain actaul data from the LOGD forms for those parts.                                                                                 |
|                     | - For assemblies, obtain part-level defect data from the totals of the SUMDR form and assembly-level data from the assembly LOGD form.               |
|                     | E 1 10 1 10 1 11 0 1 11 100D                                                                                                                         |
|                     | form while the total part code review defects would come from the                                                                                    |
|                     | SUMDR form.                                                                                                                                          |
|                     | - Actual %: Enter the percent of the actual defects removed by phase.                                                                                |
| IL                  | 1 - Actual 70. Effici the percent of the actual defects femoved by phase.                                                                            |